#### Sree vidyanikethan engineering college (AUTONOMOUS) VIDYANIKETHAN SREE Sree Sainath Nagar, Near Tirupati - 517102 Department of Electronics and Communication Engineering ## Report on One week Refresher Course on Digital Design Workshop (22-27February, 2021) The digital nature of electronic signals offers a convenient, compact and noise-free representation of information. Digital signals can be easily stored in an electronic memory and can be easily understood by digital microprocessors. Examples of engineering problems in digital electronics are: how to efficiently perform arithmetic operations with digital signals on a microprocessor, how to communicate data without losing information, and how to design a reusable reconfigurable digital processor. The analog nature of electronic signals is of importance as the real world is analog, and because in modern microchips even digital circuits exhibit analog behaviour. Examples of engineering problems in analog electronics are: how to efficiently represent an analog signal such as an image recorded by a digital camera in a digital format so that it can be stored in a digital memory or processed by a microprocessor; how to send large amounts of information such as high-definition video data from one microchip to another quickly; how to send data such as a text message to a cell phone wirelessly in the presence of interference; and how to design a pacemaker or neural implant to function inside a human body. Career choices are abundant with locations around the world. Commonly advertised positions include: electronic engineer, circuit design engineer and analog/mixed-signal integrated circuit design engineer. Some major employers are: Intel, AMD, Analog Devices, Micron, and National Semiconductor. In the glow of these developments, ECE Dept.of SreeVidyanikethan Engineering College, Tirupati, has organized a Refresher Courseon Digital Design Workshopas a forum on new and emerging applications in handheld and portable devices. The intention of the RefresherProgramme is to make the faculty and Research scholars understanding the analysis of Digital Design using Proteus tool to capture the electronic circuits and research challenges posed by electronic design industry The Refresher course on Digital Design Workshopusing Proteus tool proved their efficiency to - Design and analyze the schematics - Proteus is quite lenient in circuit designing and it works on ideal conditions i.e. if you don't add pull up resistors in Proteus simulation, then it won't give garbage value. - Proteus is also used for PCB designing, we use Proteus ARES for that. ( We will discuss later) - Proteus is also used for designing/testing programming codes for different Microcontrollers i.e. Arduino, PIC Microcontroller, 8051 etc. - Learn Printed Circuit Board (PCB) design from Scratch With Zero Experience in Electronics, No Effort and a Free Software This Course is to bring together leading Faculty members in order to create a new laboratory of PCB design for B,Tech Students. Advantages of Simulation using Proteus: - 1. It gives the proper idea and implementation of our code and circuit before implementing hardware. - 2. The configuration of the system model is so simple. - 3. The process of simulation is safe to handle. - 4. The simulation process is mostly used for knowing about the performance of the system - 5. Without going into the construction of the system we can able to study the behavior of the system. - 6. New hardware devices modeling, layout, and other areas of the system can perform the testing operation without committing the resource for their attainment. - 7. It reduces the time on creating hardware and testing your errors directly on hardware. You can analyze your circuit and code both on Proteus and find the errors encountering before implementing it on hardware. ### Objective of RefresherProgramme The RefresherProgramme has been considered to envelop the following objectives - . To upgrade the knowledge of faculty to create schematics and electronic prints for manufacturing printed circuit boards. - To strengthen the electronic design activities among the faculty and researchers by giving hands on experience on the usage of Proteus design suite tool. - To emphasize the pedagogy of learning by analyze and apply the experience on the various methodologies and techniques in PCB design. - To Orient the teaching and research community to solve the critical research issues in the field of PCB design. - To helps to identify the thrust areas and developing new applications and enhance the curriculum development of quality teaching. #### Session 1: **Demonstration of Proteus 8 Design Suite** Proteus Design Suite is used for teaching electronics, embedded design and PCB layout. Circuit simulation gives students a fast and fun practical learning tool. A software solution allows instructors to prepare and re-use virtual labs. Flexible licensing gives freedom for classes and assignments to be completed anywhere. In this section participants learned on - Why Proteus - Introduction to proteus design Suite 8.0 professional - . 1919 - Design Draw & Test your First Sample using ISIS - Introduction to some techniques needed to master ISIS - Create your own electric circuit element and add it to ISIS library - ARES Important Facts in PCB Designing **Session 2:** This tool is widely used across various industry sectors as a cost-effective solution for professional PCB design and as a rapid prototyping tool for R&D.Virtual Prototyping enables system Testing before the first physical PCB is ordered. Shape based auto-routing as standard saves time with non-critical routing. In this section participants has done the following experiments on hands on - 1. RC Filter. - 2. Half Wave Precision Rectifier. - 3. Zener Regulator. - 4. Diode Clamper. - 5. Transistor as a Switch. - 6. CMOS Inverter. **Session 3:** Simulation is the process of designing a model of a real system and conducting experiments with a model for the purpose either of understanding the behavior of the system or of evaluating various steps to achieve the system operation.PROTEUS is one of the most famous PCB design software. It is integrated with the simulation and basic SPICE simulation capability to make a complete electronics design system. It reduces development time when compared with other embedded design process. In this section participants has done the following experiments on hands on - Create a PCB project sourcing schematic design and targeting a specific PCB layout. - Placing the components. - Component reference: This is assigned automatically. Component value: EditableSource selection - Wire connection, click on the wire auto-router and connect the component terminal as required by topology. - Output could be voltage/current of any element in the circuit. Measurements in PROTEUS mostly the voltage/current probes. - Synthesize and implement the design for simulations: Interactive simulation Mostly used for digital signals. Graph-based simulation – Mostly used for analog signals. - Finally checking the GERBER files. COURSE OUTCOMES: After successful completion of the Event, the participants will be able to: - CO1. Demonstrate knowledge in creatingPCB project sourcing schematic design and targeting a specific PCB layout. (PO1) - CO2. Analyze Placing the Components. (PO2) - CO3. Design different electronic circuits like filter design, precision rectifier and regulator. (PO3) - CO4. Conduct of experiments, analysis and interpretation of data, and synthesis of the information toprovide valid solutions. (PO5) - CO5. Model, Synthesize and implement the design for simulations aelectronic circuits using Proteus. tools. (PO9) - CO6. Communicate effectively on complex engineering activities with the engineering community and with society (PO10) - CO7. Demonstrate knowledge of engineering and management principles and apply these to one's own work, as a member and leader in a team.(PO11) - CO8. Able to engage in life-long learning in the field of Electronics and embedded system design.(PO12) MsM.Bharathi, Assistant Professor, ECE Department(Resource Person) addressing the participants and explaining the Proteus tool usageto faculty of ECE, EIE & EEE. Participants clarifying their doubts with Resource person CONVENER OneWeekRefresherCourseon ## Digital Desig Workshop Ms. M. Bharathi, 888 Duration 22-02-202lto27-02-2021 Venue ECADLab(202-B) #### COURSE OUTCOMES: - Enhance the designing and programming skills in electronic design using proteus. - Analyze and apply the experience on the various methodologies and techniques in PCB design. - Reduce the PCB dimension by choosing proper routing. - Deliver the research contribution towards the societal needs using PCB design. - Explore fundamentals of new device structure and new material availability in the technology ## ResourcePerson Ms.M. Bharathi,&MsK.Neelima DepartmentofECE, SVEC WHOCANPARTICIPATE? FacultyofECE, EIE and EEE Organized By Department of ECE, SVEC Followus: **a** /iVidyanikethan D/SreeVidyanikethanEngineeringCollegeOfficial # SREE VIDYANIKETHAN ENGINEERING COLLEGE (Autonomous) Since Sainath Nagar, A. Rangampet - 517 102 Department of Electronics and Communication Engineering ## One Week Refresher Course on "Digital Design Workshop" (22-27 February, 2021) ### Registration Form | SI.<br>No. | ID No. | Name of the Faulty | Department | Signature of the Faculty | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------------|--------------------------| | 1, | 3,164,61601 | a yeshwa agon | 表 · 1 · 4 | (SE) | | 2. | Sugreceise | P.L.Lahari | | - FILE-2 | | 3, | SUFE BIEGL | mouse ato As a ship | | Real | | | 9940459 | s. Javid easta | ECC | S. V. tale | | | SIECECE 32 | Al Sirys | ELE | | | | SIECECEIZE | D. Haria | _ €c÷ | 252 | | 7. | Svececoss | X Pravezion | ece | 1 GW | | | MRREIIS | 3- R. Suntah Cha | L ECE | * | | | SPECERE 121 | B ASHREETHA | FLE | 31 | | NO SERVICE DE | Svececen | P Madau kutas | £ce. | <u> </u> | | 11. | PIECESTIO | H Bolop | ece_ | I FUL | | 12. | BYECECESON | Koustuch Kumpy Shukb | ECE | 1 &h | | 13. | BLEEKE . | m a sentill know | E CE | 1 0 0 | | 14. | VELECEIZO | M. Lenin Tela | PEE | | | | | s Pratting | EIE | 1 & | | The state of s | Account to the second | Csystma | ECE | 1 4 | | 17. | VELEE 31 | B. Sulba Reddy | -B3 | 1 - | | | | G szeemiesin | €€€ | € , | | The state of s | | B. Horis Charolina | EE | Epolar . | | 20. SN | ECECEIO I | u Noellina K | to: | RELIE | | | | Wytkram Tip | ECE | WALL | | SL<br>M | 10 No. | Name of the Faulty | Department | Signature of the<br>Faculty | |-----------------------------------|------------|--------------------|------------|-----------------------------| | 22 | 2516-61.J | 5477,241 | ELE | 5041- | | 25 | 3/2 (SE) 7 | 4 to provious | ECE | 1 | | è | MILES DE | C. SLEDMENTING | FCL | 叛 | | 15 | SOLIT COST | To come | EEE | 100 | | 25 | SECTION | m to a - may | 115 | NA - | | 27 | STREET, | E BANKER K | 上 王任 | 1 5/52 | | | EVER EAST. | 1 Kenster | ECE- | | | | | 12 Jun 2 D. | FCE_ | - 5 | | 300 | SIEGET | affine sign | BE | * WA | | DESCRIPTION OF THE PARTY NAMED IN | SEEGIO | Dy Norther turns | | 1 The Land | | 32 | KUELEUM | D. P. Gut. | FCE_ | | | 33 | | | | 1 | | 34 | | | | | | 35 | | | | | | 36 | | | | | | 32 | | | | | | 38 | | | 1 | | | 39 | | | | | | 40. | | | 1 | | | | | | | | | 2 | | | | | | | | | | | | | | | | | | 5. | | | 1 - 1 | | | 5 | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1.1 | | | | | | HOD, E |